Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Q about allen&Holberg cmos analog circuit design homewor

Status
Not open for further replies.

triquent

Full Member level 3
Full Member level 3
Joined
Oct 13, 2004
Messages
166
Helped
1
Reputation
2
Reaction score
1
Trophy points
1,298
Activity points
1,826
I am studying the Allen/holberg Cmos Analog Circuit Design textbook. I am doing the Chap4 homework p4.3-5,4.3-6,4.3-7,4.3-8. I am so confused about these homework. what exactly do they want us to do? i want to know if what i understood is correct.
ex. p4.3-5. 1) first calculate the output resistance and minimum output voltage. using table 3.1-2 values.
2)simulate the iout vs. vout by hspice level3 model using table 3.4-1. But in table 3.4-1, the cgd0, cgs0 is not the level3 parameters.
also determine the actual output current from the simulation results?
3)assume that iout is actually 10uA. what does this mean? means when simulation using this assumption?
4) i tried to simulate, i think the simulation results should be very similar to the figure 4.3-5 p131? but what i got at the linear region is not so smooth. I don't know if the modle is wrong, or the circuit is wrong?
5) when i do simulation, what power supply voltage should i apply to the left constant current source(10uA), or the left and right(output) should be the same, do the power supply sweep?
where can we find the allen textbook answer.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top