Specs seem pretty tight for a 5V technology. Delay spec
needs elaboration (low overdrive, high overdrive input
test condition). Why does VIN spec range differ from
common mode input range when input difference could
be expected to be trivial when you actually care about
things? Why is ICMR expecting 5.5V when you could
expect VDD to be as low as 4.5V, and any ESD protection
would bind up? A product would spec this VDD-relative.
And no Vio spec? For a comparator, that's only the single
most important DC spec.
Of course you can expect no answers from a canned
homework assignment, most likely. But these are aspects
worth documenting as you proceed, "show work" style.
VIn range sets your front end choice to NMOS pair
(PMOS could be cut off, R-R input probably is more
elaborate that expected). From there it's pretty much
geometries and currents.
Clocked styles let you build in autozero.