Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
In NMOS Tr., there is a paracitic NPN device under it (N+-Psub-N+). When the drain volatge exceed the NMOS's breakdown voltage, the NPN will turn on, then the drain voltage will be snap-back to small voltage and the current will be very large.
The nmos or pmos transistor can be seen as biploar. For example nmos can be seen as paracitic NPN. When there is a bigger current(ESD), it will trigg the NPN turn on. This is first snap back. So generally, we use this character to ESD protection.
But with the current increase, the NPN bipolar will break down, that is second break down point. That will destroy the transistor permanent.
A. Amerasckera, M-C. Chang, C. Duvvury and S.
Ramaswamy, “Modeling MOS Snapback and Parasitic Bipolar
Action for Circuit-Level-ESD and High-Current simulations”, in
Proc 34th IRPS, pp. 318-326, 1996.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.