Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

What's New in Quartus II Software Version 4.0

Status
Not open for further replies.

elcielo

Full Member level 6
Full Member level 6
Joined
Jun 13, 2002
Messages
383
Helped
15
Reputation
30
Reaction score
8
Trophy points
1,298
Activity points
3,250
qu(at)rtus ii software

What's New in Quartus II Software Version 4.0
Extending Altera's Software Technology Leadership

Version 4.0 of the Quartus® II software extends Altera's software technology leadership for high-density FPGA design and supports the new Stratix™ II FPGA family. The Quartus II software now features unique leadership advantages in:

Design flow methodology support
System design and intellectual property (IP) integration and IP evaluation
Place-and-route technology
Timing closure methodology
In-system verification technology

Stratix II devices are 50% faster than previous FPGA families and can reach even higher performance levels by taking advantage of the Quartus II software's advanced physical synthesis and timing closure methodologies. The Quartus II software technology leadership and the Stratix II device family deliver designers the highest performance and highest efficiency for high-density FPGA designs.


Extending Altera's Software Technology Leadership
The Quartus II software version 4.0 includes new technology to simplify and accelerate high-density FPGA design, including:
Memory Compiler Waveform Generation—Produces waveform displays of memory structure operation based on memory parameterization and configuration selections. This feature makes it easier to understand the effects of different memory configuration settings.


RTL Viewer—Provides a schematic representation of designs that can be used to analyze a design's structure before further behavioral simulation, synthesis, and place-and-route steps are performed. The RTL viewer allows designers to navigate a design's hierarchy and locate particular items of interest easily to aid in debugging and optimization. Selected items in the RTL viewer can be directly traced back to source design files.


Compilation Revisions—Allows designers to experiment using different compilation settings and assignments for a given design. A group of settings, assignments, and compilation results can be stored and processed separately as an individual design revision.


Physical Synthesis Support—Adds physical synthesis optimization support for the Stratix II FPGA family.


Design Space Explorer Distributed Computing Support—Design space explorer-automated design optimization script now supports distributed environments where multiple computers can run simultaneous compilations using different optimization settings.


SignalTap® II Advanced Triggering Feature—Provides a graphical environment to implement complex user-defined trigger logic to compare bus states and individual signals to initiate SignalTap II embedded logic analyzer data capture. This feature gives FPGA designers unprecedented flexibility to isolate system design problems in-system and at system speeds.


Faster Compile Times on Linux Platforms—Improves compile times by an average of 40%. Now supports Red Hat Linux versions 7.3 and 8.0.
 

but i dont find where can i dl it.
 

Altera Ships Quartus II Design Software for New Stratix II

**broken link removed**

SAN JOSE, Calif., Feb. 9 /PRNewswire-FirstCall/ -- Altera Corporation (NASDAQ:ALTR) today announced that it has commenced delivering design support for the Stratix(TM) II family of FPGAs to more than 20,000 customers. Version 4.0 of the Quartus(R) II design software fully supports the enhanced features and capabilities of the Stratix II family, the industry's biggest, fastest and most advanced FPGAs. Using an innovative new logic structure and designed on TSMC's Nexsys(SM) 90-nm low-k process, Stratix II devices offer over 60 percent more density and 50 percent higher performance than any competitive products. The Stratix II family ranges in density from 15,000 to 180,000 equivalent logic elements.
 

When this release will be released?
 

Where is the free version?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top