Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

what is mmmc mode in timing analysis

Status
Not open for further replies.

omara007

Advanced Member level 4
Advanced Member level 4
Joined
Jan 6, 2003
Messages
1,237
Helped
50
Reputation
102
Reaction score
16
Trophy points
1,318
Location
Cairo/Egypt
Activity points
9,716
cadence ccd

Hi guys ..
what's Cadence's tool for STA ? .. and also what's its tool for DFT ? .. or both are embedded in RC ? ..
I know about Synopsys having both STA & DFT functions in DC and also having stand alone PrimeTime and DFT Compiler ..
so, is it the same with cadence ?
 

sta tool

hi,
cadence STA tools is named CTE which is embeded in buidgates and encounter. dft tool is encounter test or rc.
 

cadence sta

linuxluo said:
hi,
cadence STA tools is named CTE which is embeded in buidgates and encounter. dft tool is encounter test or rc.

is it enough to use rc in dft ? .. or should I use encounter test ? .. and is encounter test embedded in SoC Encounter ?

Added after 2 hours 6 minutes:

By the way .. I'm a little bit confused ! .. I got some other information about STA in cadence .. people say there is a tool called Pearl .. what about it ? .. is it still there or obsulate .?
I also heard about conformal which I was thinking of it as a formal verification tool, but seems that it's working as an STA tool !!!!!!!! .. here is a part of a document representing Cadence Conformal :
"
Part of the Cadence® Encounter™ digital IC design platform, Encounter Conformal® Constraint Designer automates the validation and modification of constraints and ensures that timing constraints are valid throughout the entire design process.
Based on a world-class formal engine, Encounter Conformal Constraint Designer
checks design constraints for correctness, functionally validates exceptions, checks
hierarchical constraints for consistency, and generates timing exceptions. By
pinpointing real design issues quickly and accurately, Encounter Conformal
Constraint Designer helps designers achieve rapid timing closure.
"
 

cadence cte

Cadence STA tool:
CTE (common timing engine): static timing analysis
+ SignalStorm: delay calcularor (using ECSM library)
+ Celtic: crosstalk analysis
= IR-aware timing/crosstalk analysis tool
------------------------------------------------------------------------------------

Cadence DFT tool:
- 1) DFT synthesis: (scan synthesis)
BuildGate, or RTL Compiler

- 2) MBIST, ATPG (automatic test pattern generation), Test-compression, and Diagnostic engine
Encounter Test
--------------------------------------------------------------------------------------

Conformal family contains
1) Equivalence check
Conformal LEC/ASIC/Ultra/Low Power
2) Timing constraint (SDC file) check & generation
Conformal Constraint Designer (CCD) --> NOT a STA tool.
(https://www.cadence.com/products/digital_ic/conformal/index.aspx)
---------------------------------------------------------------------------------------
 

sta tools

pearl is a stand alone program!
but PrimeTime is the popest STA tool in the world!
 

static timing analysis perl

1) Pearl is Cadence's OLD static timing analysis tool.

2) Right now, CTE (common timing engine) is STA engine for BG/PKS/FE.
(RC uses its own timing engine.)

3) Pearl technology has been integrated into CTE.
-----------------------------------------------------------------------------------------

-----------------------------------------------------------------------------------------
Tool migration:
Pearl --> CTE + SignalStorm
BuildGate --> RTL Compiler
CTGen --> FE-CTS
Silicon Ensemble + PKS --> FE + FE-GPS + NanoRoute
 

    omara007

    Points: 2
    Helpful Answer Positive Rating
cadence tool

Hi All,
Cadence has come out with a New STA tool called Encounter Timing System (ETS). It is their answer to PT which is from Synopsys.
Please go through this article.
https://deepchip.com/items/0457-03.html.

Thanks
 

cadence sta tool

For DFT, Cadence has Encounter Test which can provide Test synthesis, Test Generation and Diagnostic.
You can also use RTL Compiler to do the test synthesis.
 

cadence cts tool asic

Cadence timing sign-off tools
ETS-encounter timing sign-off

It is simillar to PT.
Now a days most of the company accepted to ETS is must better that PT. let me know if any having doubt on ETS
 

cadence timing tool

ETS (Encounter Timing System) is the STA tool from Cadence
the DFT structre is implemneted in RC and the coverage can be obtained by ET
 

cadence sta using encounter

I think that the MMMC(Multi mode Multi corner) options and the possibility to call CCD from the tool are two great features of ETS
There is another interesting feature in ETS that allows the user to group paths and debug timing. it looks like a useful and important feature to debug timing in complex designs in the future. Timing violations can be grouped and debugged separately, so the designer will have a better view of the real problems of the design.

Added after 52 seconds:

I think that the MMMC(Multi mode Multi corner) options and the possibility to call CCD from the tool are two great features of ETS
There is another interesting feature in ETS that allows the user to group paths and debug timing. it looks like a useful and important feature to debug timing in complex designs in the future. Timing violations can be grouped and debugged separately, so the designer will have a better view of the real problems of the design.

Added after 2 minutes:

I think that the MMMC(Multi mode Multi corner) options and the possibility to call CCD from the tool are two great features of ETS
There is another interesting feature in ETS that allows the user to group paths and debug timing. it looks like a useful and important feature to debug timing in complex designs in the future. Timing violations can be grouped and debugged separately, so the designer will have a better view of the real problems of the design.
 

cadence sta tools

PT also has muti mode multi corner.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top