Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
Your question is a little bit to general as the specifications will differ depending on applications (frequency range, .. etc).
Below you can find a link to CMOS PLL, the 74VHC4046. https://www.fairchildsemi.com/ds/74/74VHC4046.pdf
It contains specifications and internal block diagram.
Maybe fro there you will find a good point to start with ..
thanks for the link, IanP.
actually i want to know the general specification that an cmos ic designer should set before designing cmos pll.
another thing, which one is better? analog only or mixed-signal cmos pll?
what are the PLL's specifications if i attempt to design a a cmos pll for frequency synthesizer using in wireless communications based on WCDMA or CDMA2000?
I want to have a try on it for my last year project, but i am a learner, i also want to know how difficulty and how long it will be.
My tutor may have a chance to tape out of .35 process. Is it possible to do the work?
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.