vaisram
Member level 1
Hi all.. I am a newbie and I require answers to a few questions posted below:
1. How are timing constraints developed and what are the steps followed for timing closure?
2. What is a clock gate and why is that done?
3. In working with multiple clocks, which is hte best method to synchronize control paths and data paths across multiple clock domains?
4. When do we go for an ASIC design and when to got for FPGA's?
5. How do we choose an FPGA? Are there any generic rules or is it based on the design?
1. How are timing constraints developed and what are the steps followed for timing closure?
2. What is a clock gate and why is that done?
3. In working with multiple clocks, which is hte best method to synchronize control paths and data paths across multiple clock domains?
4. When do we go for an ASIC design and when to got for FPGA's?
5. How do we choose an FPGA? Are there any generic rules or is it based on the design?