Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

the ripple resulted by switch capacitor cmfb

Status
Not open for further replies.

Youncen

Member level 2
Member level 2
Joined
Oct 30, 2005
Messages
50
Helped
1
Reputation
2
Reaction score
0
Trophy points
1,286
Activity points
1,637
2_1162020624.JPG

as in the picture,when phase 1 come, Vcm and Vbn create a voltage difference on the capacitor,when phase 2 come,the voltage difference is feedbacked to the lower transistor pair,and phase1 and phase 2 do not overlap
but the simulation gives this result, periodic output dc level and some ripples,my god!

(the result pic,p2 is actually phase1 ,and p1 is actually phase2 ,sorry for my mistake)
92_1162020659.JPG



after I tuned the complementary mos switcher's w and l,(I guess the main reason is that the pmos' charge injection is greater than the nmos'),the result turned to be this ,the uneven voltage level is alleviated ,but still some over drive pulse exist,is it caused by the clock feedthrough ? can any one offer some sugestion?,or tell me how this unstable common output will affect my opamp
6_1162028550.JPG
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top