Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

question of Vth dependence on L

Status
Not open for further replies.

analogic

Junior Member level 1
Junior Member level 1
Joined
Nov 24, 2004
Messages
17
Helped
1
Reputation
2
Reaction score
1
Trophy points
1,283
Activity points
164
it is often said in some books, e.g. Razavi's book, Vth increases when L increases (NMOS). But from the experiences with tsmc0.18 CMOS process, I find Vth decreases when L is increased from 0.2um to 1um. Can any one tell me why? Thanks.
 

y, I find the same phenomena. For l=0.18u, vth=0.516, l=0.2u, vth=0.511
 

What you are observing is due to DIBL (Drain induced barrier lowering).
This is majorly observred at small lengths.
Their are other phenomenas also.
 

ambreesh, you are right!.
analogic & flushrat, you both can refer to a book called "Operation and Modeling of the Mos Transistor
" by Yannis Tsividis for more information.
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top