jcpu
Full Member level 4
I have 3 bandgap out of 0.25um CMOS logic process.
All 3 are opamp type, with slightly different topology.
The simulation or measurement of temperature curves are all correct.
The question is that, their VBG die to die variation are very different.
two with +/- 100mV, the other +/- 40mV.
And I am seeing people posting +/- a few mV result.
Look like I do need some help.
I have trouble finding literature discussing this.
Please give some advice.
All 3 are opamp type, with slightly different topology.
The simulation or measurement of temperature curves are all correct.
The question is that, their VBG die to die variation are very different.
two with +/- 100mV, the other +/- 40mV.
And I am seeing people posting +/- a few mV result.
Look like I do need some help.
I have trouble finding literature discussing this.
Please give some advice.