Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Question about VBG spread

Status
Not open for further replies.

jcpu

Full Member level 4
Full Member level 4
Joined
Dec 17, 2005
Messages
214
Helped
18
Reputation
36
Reaction score
5
Trophy points
1,298
Activity points
2,968
I have 3 bandgap out of 0.25um CMOS logic process.
All 3 are opamp type, with slightly different topology.
The simulation or measurement of temperature curves are all correct.

The question is that, their VBG die to die variation are very different.
two with +/- 100mV, the other +/- 40mV.
And I am seeing people posting +/- a few mV result.
Look like I do need some help.

I have trouble finding literature discussing this.
Please give some advice.
 

HELP: VBG spread

I have done one +/- 10mV

For good PSRR and Temp independant, cascode CM or AOP structures are nessary.

Now I have to redo the design, because the LIB has been updated, merde!
 

Re: HELP: VBG spread

Dear plasma2000:

Thanks much for your information.
May I know the most imprtant question:

Based upon 50 pcs or more (the more the better),
what is the VBG output variation looks like? (before triming)

Thanks in advance.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top