scottieman
Full Member level 2
- Joined
- Aug 8, 2005
- Messages
- 136
- Helped
- 12
- Reputation
- 24
- Reaction score
- 1
- Trophy points
- 1,298
- Location
- On Top of Silicon
- Activity points
- 2,667
Dear All,
I found one interesting result from my recent PSRR measurements of a LDO IC.
At light load say 10mA, the measured PSRR around low frequency range (10Hz to 1kHz) is kind of flat. This is same as the prediction from simulation.
At heavy load say 400mA, the measured PSRR around the same low frequency range (10Hz to 1kHz) is not flat. At 10Hz, it is around -50dB and then reduces around the rate of -20dB/dec. This is something I cannot reproduce in the simulation even I include parasitic elements existed on silicon level and PCB level.
Just wonder anyone have similar experience and can share with me your thoughts.
Thanks
Scottie
I found one interesting result from my recent PSRR measurements of a LDO IC.
At light load say 10mA, the measured PSRR around low frequency range (10Hz to 1kHz) is kind of flat. This is same as the prediction from simulation.
At heavy load say 400mA, the measured PSRR around the same low frequency range (10Hz to 1kHz) is not flat. At 10Hz, it is around -50dB and then reduces around the rate of -20dB/dec. This is something I cannot reproduce in the simulation even I include parasitic elements existed on silicon level and PCB level.
Just wonder anyone have similar experience and can share with me your thoughts.
Thanks
Scottie