This probably is about HF PSRR.
Every transistor on the gate rail is a capacitor to somewhere. Many are to the opposing supply rail (by way of something or other) so supply deflection becomes bias rail deflection and there's your rising-with-frequency "bad stimulus".
"Shielding" is really an element of capacitive division, shunt to the FETs' series-C to the bias rail.
An attendant mitigation is to use cascodes appropriately to block / shunt key "injector" paths' HF energy to a rail by their own Cgs while passing DC (a matter of degree, but PSRR is a team effort against a few bad actors usually, IME).