gdhp
Advanced Member level 4
hi all
i am designing a Low drop out regulator. the structure composes a band gap , a
error opamp, a pass pmos, a feed back resistance strings. The obtive of it is to
use the vref(1.2v) to generate the 1.5v output.
In my designing , THE error opamp using the folded cascode has the following character:
1: the DC Gain=100db, GB=70M
2: phase margin is 40
the load current is about from 100u to 5mA.
from the simulation results, i found the variation of 1.5v output is large.
so can anyone tell me how to compress the ripple of the output? is the pahase margin too small?
thanks!
i am designing a Low drop out regulator. the structure composes a band gap , a
error opamp, a pass pmos, a feed back resistance strings. The obtive of it is to
use the vref(1.2v) to generate the 1.5v output.
In my designing , THE error opamp using the folded cascode has the following character:
1: the DC Gain=100db, GB=70M
2: phase margin is 40
the load current is about from 100u to 5mA.
from the simulation results, i found the variation of 1.5v output is large.
so can anyone tell me how to compress the ripple of the output? is the pahase margin too small?
thanks!