terryssw said:I have some little experence on pipelined ADCs, may be we can discussed it more? What's your problems?
terryssw said:For noise, both capacitor and opamp will contribute to the noise. By the ways, how do you simulate the noise? using PSS and then Pnoise simulation?
For jitter, I suppose you means the timing jitter right? since you have only single channel, jitter noise should be not quite large. Is it just traditional filp-around structure using only one capacitor?
A way to reduce timing jitter effect is to make the sampling edge shaper. The shaper the clock transition, the smaller the timing error.
terryssw said:For noise, both capacitor and opamp will contribute to the noise. By the ways, how do you simulate the noise? using PSS and then Pnoise simulation?
For jitter, I suppose you means the timing jitter right? since you have only single channel, jitter noise should be not quite large. Is it just traditional filp-around structure using only one capacitor?
A way to reduce timing jitter effect is to make the sampling edge shaper. The shaper the clock transition, the smaller the timing error.
terryssw said:You have 4-bit AD-DA in each stage, so that means you do not use any digital correction?
Also 3.5b stage (closer to your 4-bit) is quite large normally. For high-speed applications usually only 1.5b per stage. However, some research have also so that suitable no. of bit per stage can optimize the power consumption.
For easy to implement, I think 1.5b per stage is easiest since lesser reference voltage, lesser capacitors and switches per stages, and higher the feedback factor of the opamp and thus higher speed. Also 1.5 bit per stage does not have the linearity problem in sub DAC.
terryssw said:One more things is that I don't understand what you means "4 bit flash sub_ADC followed by 8 1.5_b stages and a final 3-b sub_adc" ? Do you means 4b (or should be 3.5b MDAC) for the most front-end and then 1.5b afterwards? How many resolution of your ADC designing?
Can you post more information on the performance of your last designed ADC? technology, supply voltage, power consumption, etc.
chency said:terryssw said:One more things is that I don't understand what you means "4 bit flash sub_ADC followed by 8 1.5_b stages and a final 3-b sub_adc" ? Do you means 4b (or should be 3.5b MDAC) for the most front-end and then 1.5b afterwards? How many resolution of your ADC designing?
Can you post more information on the performance of your last designed ADC? technology, supply voltage, power consumption, etc.
use the 4b-8x1.5-3b division,though total 14b,but I get rid of the last 2b for the precision 12bit.
my project is a 12bit 80Mbps,with smic .18um mixed cmos proc,3.3v power supply,of cause the less the power consumption is ;the better I need.
there are more consideration in using multi-bit as the first stage.terryssw said:Do you have any reason why do you think 4b front-end stage can save more power? I think it is quite difficult to obtain an 80MS/s front-end stage in 4b per stage, 12 bit precision, since the feedback factor decreased significantly. Also, you need some kind of calibration if you want 12b precision.
We use cookies and similar technologies for the following purposes:
Do you accept cookies and these technologies?
We use cookies and similar technologies for the following purposes:
Do you accept cookies and these technologies?