i have read somewhere that lowest metal layer for eg: Metal 1 is used for power routing, but in a tutorial for SoC Encounter they h ave given that Metal 5-6 are used for power and ground straps and rings..... y is that so??????
No Prasad the lowest metal is used for std cell placement. Normally the highest metal layers are used for the power routing bcoz the resistance associated will be less for the top layers
so the highest metal layers i.e 6 in 0.18 um tech would have least resistance??
while metal 1 have highest resistance ?????is that what you want to say????
but till now we were using Metal 1 for Vdd and Vss ?
I dont know the tools you are using and how they work. In generall the metal width does not say nothing by it self. The metal width is a design rule of the process you are using. So if you are creating a layout you may create a metal path with whatever width but when you will go through a DRC it will produce an error if it violates the design rules of the process.
Regarding the use of metal layer for power supply:
In theory the M1 M2 are the best for global power supplies because of the lower resistance. The only rule that you can find (for example in a layout technique book), regarding the metal layer is : dont use many layer transitions, go just from M1 to M2 and back. In reallity most processes have specialized layers for power.
PS: I am not an expert in this field. The above is just from what i have encountered in my work. :|
- We often use the highest layer for Power and clock-routing ( metal7 & metal8) , In some case using the lower metal to avoid IR - drop violation .
- About layer1 , This layer only can use for very short routing ( jog-route) , between two or more cell-pin .
In the project i am carrying out,M1,M2 & M3 have the same sheet resistance.That means that all the 3 metals are having the same resistance.Then where is the question of M3 having the least resistance and M1 having maximum resistance?