Is timing important for pipelined ADC?

Status
Not open for further replies.

nutty

Newbie level 3
Joined
Mar 14, 2004
Messages
3
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
37
:?: 1. Why non-overlap clk ? first i designed full system of pipelined by ideal opamp, and switches but real comparators. I use 2 V supply so i set switch threshold 1V. It OK with ideal comparator and one stage simulation, but when i use my real comparator and connect the secound stage there is something wrong with the output of the first stage. The first time i guess that may be cause Cparacitic of the comparator of the next stage so i test by simulate with C load and switch but it not the problem. Who know my problem please introduce me something.
i use simple 2.5bit switched capaciter circuit and all of the problem happen when i use non overlap clock.
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…