thanks for the inputs bigboss and justtry114. Am working on a class a amplifier and it looks like a bilateral case. will try the higher gain but lower power matching configuration and look at the results again. am using cadence virtuoso for the design so it's a lil' not as 'user-friendly' for rf design as compared to ads.
thanks for giving me a lil' confidence smoothcriminal! the irony is that my input shows that it's well matched?
I have included some screenshots for your perusal:
1) original circuit
2) initial s param
(no matching network but of course with fixed dc biasing to achieve the gm i wanted)
3) load pull simulation showing Zopt
4) s param after output matching
5) s param after input conjugate matching from checking ZM (real and imaginary)
6) operating point of transistor (made sure it's in saturation)
the results show good S11 (input matched),S12 and S22 (output is okay) but very very poor S21 (in fact to begin with it's already bad).
there's no sensitive information so am sharing the steps and hopefully someone can see what's wrong with them and give me some guidance. thanks!
P.S : one more question, if the matching network is supposed to have a capacitor (in the place of my dc block cap), can i just replace it with the value i wanted? (the initial dc block cap has value way higher than the current value i want for eg.)
natnoraa