lna dissertation german pdf
yolande_yj said:
The LNA is designed in CMOS at 1.5GHz. When simulated, the matching has a quite high Q factor. That's not good since it is sensitive to the process variabtion. In this case, what should I do to handle this problem or how to lower down the Q factor while maintaining good NF and gain? Thanks.
Hi, please see the following picture, without C3, this CMOS LNA topology is widely used now.
**broken link removed**
It is reported [1] that the input Q is defined as:
**broken link removed**
It is independent of Ls, which I believe is correct (I have tried to change Ls and got the same Q from the simulation result). Ls compromises the gain to improve the linearlity.
C3 (or Cgs) is the main component that affact Qin. But I don't think it is a good idea to introduce C3 or increase Cgs to lower down the Qin because with the increase of C3 (or Cgs):
1. Noise Figure (NF) increase (increase quite fast when C3 is large);
2. Available gain (Ga) decrease (quite a lot).
3. Qin decrease not so much as you expect while the degradation of NF and Ga could be unacceptable.
When designing LNA, you have the spec such as NF, gain and SWR. I think a better way to improve the immunity of process variation is to try to get a higher gain (not too high to avoid saturate the following block) to get a larger bandwith within which you can meet your gain spec. The following pictures are LNA (@1.575GHz) simulation results with different:
1. Numbers of turns of Ls (NLs);
2. Size of MIM cap C3 (a×a um²)
**broken link removed** **broken link removed**
**broken link removed** **broken link removed**
I hope they can give you a rough idea.
[1] Floyd, B.: A CMOS Wireless Interconnect System for multigigahertz Clock Distribution. Ph. D. Dissertation, University of Florida, Gainesville, FL, 2001.