How to desing low quiescent current LDO

Status
Not open for further replies.

jutek

Full Member level 4
Joined
Oct 21, 2005
Messages
211
Helped
6
Reputation
12
Reaction score
1
Trophy points
1,298
Activity points
3,140
ldo low quiescent current

Hello!

I need some informations about low quiescent current LDO regulator.

What should i start from and what topologies of opamp and pass device will ensure low power dissipation. What additional circuits do i need else? I also need high PSRR and fast response. Reference voltage comes from outside circuit.

Regards
 

opa quiescent current

I did not design it before but the output stage is a PMOS. The trick is possible to adjust the bias current of all stages proportional to the output current. So the regulation speed slows down with low current but the total current efficiency could be made high over a high current range.
 

low current ldo

rfsystem said:
I did not design it before but the output stage is a PMOS

yes, the pass device is a PMOS transistor cause it can be turn on with a quite low voltage. should i use only PMOS transistor or some kind of buffer between opamp's output and PMOS gate?


rfsystem said:
The trick is possible to adjust the bias current of all stages proportional to the output current.

yes, but how to do it?

regards
 

quiescent current ldo

I did not have a schematic entry now. I consider to split the PMOS LDO driver into the main drain output and a second small pilot current output. Gate and source are equal. Make shure that the drain voltage is equal to the LDO output. Use a cascode and drive the gate of the cascode so that the drains are equal. This pilot current could be used to drive mirrors and diffstages of the regulator. So a kind of adaptive speed regulator. The current used in the mirror are defining the speed of the regulator.

Hope that helps w/o schematic!
 

rfsystem said:
Hope that helps w/o schematic!

not really yet, but i'll try to imagine it in the higher order of abstraction

if you find sometime the schematics i'd be very grateful
 

low quiescent current LDO regulator
how low current ?? 1ua or 0.1ua ??

we can easy design OPA or bandgap work on < 10ua .. if you want let you LDO work on < 1ua , maybe bandgap have some problem . for small current and Vbg keep 1.2v you need large "resistor" in chip .
 

andy2000a said:
low quiescent current LDO regulator
how low current ?? 1ua or 0.1ua ??

as low as possible, it has to be optimized for minimum power

I don't bother about bandgap cause i don't design it, i have 0.8V specified and given from outside circuit.

what topologies do you recommend for low power supply (1.3V) and high PSRR and low quiscent current
 

Status
Not open for further replies.

Similar threads

Cookies are required to use this site. You must accept them to continue using the site. Learn more…