I need some informations about low quiescent current LDO regulator.
What should i start from and what topologies of opamp and pass device will ensure low power dissipation. What additional circuits do i need else? I also need high PSRR and fast response. Reference voltage comes from outside circuit.
I did not design it before but the output stage is a PMOS. The trick is possible to adjust the bias current of all stages proportional to the output current. So the regulation speed slows down with low current but the total current efficiency could be made high over a high current range.
yes, the pass device is a PMOS transistor cause it can be turn on with a quite low voltage. should i use only PMOS transistor or some kind of buffer between opamp's output and PMOS gate?
rfsystem said:
The trick is possible to adjust the bias current of all stages proportional to the output current.
I did not have a schematic entry now. I consider to split the PMOS LDO driver into the main drain output and a second small pilot current output. Gate and source are equal. Make shure that the drain voltage is equal to the LDO output. Use a cascode and drive the gate of the cascode so that the drains are equal. This pilot current could be used to drive mirrors and diffstages of the regulator. So a kind of adaptive speed regulator. The current used in the mirror are defining the speed of the regulator.
low quiescent current LDO regulator
how low current ?? 1ua or 0.1ua ??
we can easy design OPA or bandgap work on < 10ua .. if you want let you LDO work on < 1ua , maybe bandgap have some problem . for small current and Vbg keep 1.2v you need large "resistor" in chip .