Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
1. direct use HiV mos + BJT
but as I know some process BJT model have problem is HV
2. use 2 step regulator
40v -> ~12
then use 12v device make bandgap is easy than 40V cmos
40V CMOS L is very large ...
for good Line regulation need Long L
what process in your design UMC/TSMS/VIS or other ??
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.