Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to design high voltage regulator?

Status
Not open for further replies.

legend

Junior Member level 1
Junior Member level 1
Joined
Jan 17, 2004
Messages
19
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
165
Hi,all,can you tell how to design a linear voltage regulator in high voltage(40V) CMOS process?

thanks.
 

how about your accurate?
u can use sub-pnp as the bandgap or you can use a zener as pre-reg then use bandgap or E-D mos .
 

1. direct use HiV mos + BJT
but as I know some process BJT model have problem is HV

2. use 2 step regulator
40v -> ~12
then use 12v device make bandgap is easy than 40V cmos
40V CMOS L is very large ...
for good Line regulation need Long L


what process in your design   UMC/TSMS/VIS or other ??
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top