Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
Hi dude,
this is a real challenging situation ...lets wait and see how many members can respond...
What I feel this is really a complicated secne is Digital Domain but you could go ahead and try PLL's or some such circuits....PLL you can change the ref voltage or some thing like that...
YET I'll try to figure this out soon i have already spread the word around, if i get some more info i will definately come back...
yes, 50MHz/125*13=5.2MHz. You have integrated PLL's on many common FPGA's. For ASIC design: you'll have to design them yourself! (should not be too difficult with respect to the frequency range).
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.