Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to choose a combination of PVT ?

Status
Not open for further replies.

IC_Lee

Junior Member level 1
Junior Member level 1
Joined
Oct 14, 2004
Messages
18
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
157
Hi, all

I'm a novice at designing analog IC. I have two question here.
I want to know how to choose reasonable combinations of PVT
(process, supply voltage, temperature) .Which combinations are
necessary to run simulation? And then my chip returned from
foundry will work well .

what's the difference between all kinds of process condition
(such as typical, ss , ff , sf, fs , etc.)?

How to modulate your design to adapt to any change of PVT?


Thanks for any reply!
 

I always run three simulations to check circuit.

Typical case: TT, VDD+0%, 40 degree
Worst case: SS, VDD-10%, 125 degree
Best case: FF, VDD+10%, -25 degree
 

According to the operation conditional, eg. VDD+/-5% is enough.
 

silicon said:
I always run three simulations to check circuit.

Typical case: TT, VDD+0%, 40 degree
Worst case: SS, VDD-10%, 125 degree
Best case: FF, VDD+10%, -25 degree

I also run these three ,but I don't know whether they are enough for all the designs.
 

I think u'd better try all the simulation corners:

tt + 55
ff - 25
ff + 110
ss+ 110
ss - 25
 

It depends on both your design and applications.
Actually there is another post discussing this issue if my memory didn't fail me. You can search for it :)

regards,
jordan76
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top