braudelk
Junior Member level 1
**broken link removed**
I add ultra large resistor between vo and bias and ultra large cap between
bias and ac input. Simulation results shows only a phase margin of 14 degree
was achieved. However a stable loop was found in transient simulation even
though a current spike was added.
I can't post a diagram. Pls visit it in the following address:
**broken link removed**
Thanks a lot
I add ultra large resistor between vo and bias and ultra large cap between
bias and ac input. Simulation results shows only a phase margin of 14 degree
was achieved. However a stable loop was found in transient simulation even
though a current spike was added.
I can't post a diagram. Pls visit it in the following address:
**broken link removed**
Thanks a lot