oinkoink88
Newbie level 1
FracN PLL phase noise
I have some burning questions with regards to third order MASH sigma delta Frac N PLL design as follows:
For PFD comparison frequency of 20 MHz, I design the loop bandwidth of 300 KHz to limit the loop bandwidth to filter away the quantisation noise at high frequency offsets. The problem arise when I measure the PLL output phase noise for frequencies with fractional input =0 and fractional input not equal 0.
The closed in phase noise at 10 KHz and 100 KHz (within loop bandwidth) worsen by about 2-3 dB and 4-6 dB respectively for output frequencies with fractional input not equal zero versus with zero.
i.e
Phase noise offset 10 K 100K
Fractional Freq (2432MHz) -90 -93
Non Fractiona Freq (2400MHz) -93 -98
I think that the phase noise worsening at 100K is due to loop bandwidth too narrow resulting in less quantisation noise rejection at 100K but why is 10K offset worsen by 3 dB?
I am currently using the same divided clock (VCO/N) to connect to both PFD and sigma delta modulator. Will this problem be rectified if I invert the clock to sigma delta modulator ( to perform what some paper call noise isolation?)
Hope someone can help me. Thanks in advanced.
I have some burning questions with regards to third order MASH sigma delta Frac N PLL design as follows:
For PFD comparison frequency of 20 MHz, I design the loop bandwidth of 300 KHz to limit the loop bandwidth to filter away the quantisation noise at high frequency offsets. The problem arise when I measure the PLL output phase noise for frequencies with fractional input =0 and fractional input not equal 0.
The closed in phase noise at 10 KHz and 100 KHz (within loop bandwidth) worsen by about 2-3 dB and 4-6 dB respectively for output frequencies with fractional input not equal zero versus with zero.
i.e
Phase noise offset 10 K 100K
Fractional Freq (2432MHz) -90 -93
Non Fractiona Freq (2400MHz) -93 -98
I think that the phase noise worsening at 100K is due to loop bandwidth too narrow resulting in less quantisation noise rejection at 100K but why is 10K offset worsen by 3 dB?
I am currently using the same divided clock (VCO/N) to connect to both PFD and sigma delta modulator. Will this problem be rectified if I invert the clock to sigma delta modulator ( to perform what some paper call noise isolation?)
Hope someone can help me. Thanks in advanced.