tia_design
Advanced Member level 4
ESD design
I'm going to design an output driver using a 0.35um tripple-well bicmos process. The supply voltage of this output driver is Vdd=3.3V, and Vss=0V.
In really application, the Output pin could be accidentally connected to 16V (>3.3V) or -16V external unregulated battery. Customer's SPEC is that, not matter which of these two wrong connections happens, the output current Iout shoud be limited to less than 1mA. That means in ESD circuit, there shouldn't be any diode between Vdd and Out or Out and Vss. What kind of ESD structure could meet this SPEC?
The following is my understanding, Vt1 (first triggering voltage)should be great than 16V, but less than breakdown voltage of devices connected to Output pin, Vh (snap-back hold voltage) should be less than 3.3V. Also, in ESD structure, there is no direct path or at least some kind of resistance between Out and Vdd when Out=16V and Vdd=3.3V. The same for Vss, there is no direct path between Vss and Out when Vss=0V and Out=-16V. Just don't what kind ESD structure can achieve this target.
I'm going to design an output driver using a 0.35um tripple-well bicmos process. The supply voltage of this output driver is Vdd=3.3V, and Vss=0V.
In really application, the Output pin could be accidentally connected to 16V (>3.3V) or -16V external unregulated battery. Customer's SPEC is that, not matter which of these two wrong connections happens, the output current Iout shoud be limited to less than 1mA. That means in ESD circuit, there shouldn't be any diode between Vdd and Out or Out and Vss. What kind of ESD structure could meet this SPEC?
The following is my understanding, Vt1 (first triggering voltage)should be great than 16V, but less than breakdown voltage of devices connected to Output pin, Vh (snap-back hold voltage) should be less than 3.3V. Also, in ESD structure, there is no direct path or at least some kind of resistance between Out and Vdd when Out=16V and Vdd=3.3V. The same for Vss, there is no direct path between Vss and Out when Vss=0V and Out=-16V. Just don't what kind ESD structure can achieve this target.