Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Divider frequency limitations

Status
Not open for further replies.

RFCMOS

Full Member level 2
Full Member level 2
Joined
May 5, 2005
Messages
143
Helped
20
Reputation
40
Reaction score
0
Trophy points
1,296
Location
France
Activity points
1,971
I've heard that it's quite difficult to design a charge pump PLL at 2GHZ with VCO working at 10GHz in BICMOS process because of divider limitations at these frequencies. Could someone explain what are the physical limitations?
Thanks.

RFCMOS
 

In RF frequency devider, typical BiCMOS, which has 120G FT, the static devider may be can achieve 10~30GHz, but as we known, PLL needs prescaler not static frequency devider, which can perform dual modula deviding, can perform channel selection. This prescaler need more blocks and has a frequency limitation. Also the high the frequency, the more the power. To trade off the power, we have to slow down the frequency. There are some phase switch structure prescaler which can reaches more higher frequency. Thanks.
 

I think some like "injecting locked divider" can work at 10GHz or ultra.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top