gggould
Member level 3
ezpll software
Hi all,
I am going to design a 64MHz PLL with Fref=32KHz. The requirement is 1mA current budget, and everything onchip. I just run a quick matlab transfer function sim and find that with ~3kHz loop bandwidth, the conventional 3rd order rc loop filter will be too big to be integrated. I am thinking about using ring osc. and sample-hold loop filter, but not that familiar with the them. Can anyone give me some suggestions or reference papers?
Thanks a lot,
gggould
MODERATOR ACTION: Topics merged. Warning for posting same query in two forums
Hi all,
I am going to design a 64MHz PLL with Fref=32KHz. The requirement is 1mA current budget, and everything onchip. I just run a quick matlab transfer function sim and find that with ~3kHz loop bandwidth, the conventional 3rd order rc loop filter will be too big to be integrated. I am thinking about using ring osc. and sample-hold loop filter, but not that familiar with the them. Can anyone give me some suggestions or reference papers?
Thanks a lot,
gggould
MODERATOR ACTION: Topics merged. Warning for posting same query in two forums