sammyt09
Newbie level 6
latched comparator
Hi,
I wonder if somebody could please be of help?
I have implemented a latched comparator, which is part of a delta sigma ADC. I am currently testing it to validate it's performance. I am running the Cadence ADE environment. So far, I have only done transient analyses to check H->L and L->H transitions.
I have two questions:
1) What is the best method to measure the input offset of a latched comparator? Which inputs (clk, vin_n and vin_p) should be swept and which should be held? How is the input offset defined?
2) What is the best method to measure hysteresis of a latched comparator? Again, how is this value defined?
Any help or references would be very useful. Thanks kindly in advance!
sammyt09
Hi,
I wonder if somebody could please be of help?
I have implemented a latched comparator, which is part of a delta sigma ADC. I am currently testing it to validate it's performance. I am running the Cadence ADE environment. So far, I have only done transient analyses to check H->L and L->H transitions.
I have two questions:
1) What is the best method to measure the input offset of a latched comparator? Which inputs (clk, vin_n and vin_p) should be swept and which should be held? How is the input offset defined?
2) What is the best method to measure hysteresis of a latched comparator? Again, how is this value defined?
Any help or references would be very useful. Thanks kindly in advance!
sammyt09