Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

CT delta sigma modulator- excess loop delay

Status
Not open for further replies.

aibrahim

Junior Member level 2
Junior Member level 2
Joined
Aug 14, 2006
Messages
23
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,429
excess loop delay

Dear All,

i am modeling a CT delta sigma modulator using simulink , now i am trying to model excess loop delay .

I try two methods:

1. use a transport delay but it the delay appears as an increase in the rise time not a delay in the output signal of this block.

2. a D-ff clocked with a delayed clock but really output delay exceed what i expect.

I guess it's a simulatin time settings problem, so i try a variable step method and define min step with a value lower than my delay vaue.

but still i have the sam problem

anyone can help me or suggest another method to model excess loop delay.

Advanced thanks
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top