diezclos11
Newbie
I am developing a continuous time comparator for a single-slope ADC. My comparator is a 5t ota with pmos inputs and followed by a cs stage with a current source load (nmos input). For my particular application, I would like to avoid using auto-zero as I can cope with the random induced input offset. However I would like to develop the design to minimize the affect of input referred systematic offset. Any tips on this design? I am also trying to choose the sizing of the different transistors based on the GM/ID method.