Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

can anyone help me with this problem?

Status
Not open for further replies.

aglow_pig

Newbie level 3
Newbie level 3
Joined
Mar 30, 2006
Messages
4
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,323
hi,everyone

1. there is a cap C1 as depicted in the attachment picture.it's connected to the gate of the NMOS M1.now,i want to know how can i get its equivalent capacitance at the output node.
2. i want to get a simulation result about f-V curve of a VCXO.how can i get it?

thx
 

and the NMOS is worked in saturation region.

can anyone tell me how to do with this problems?
 

for ur first question:
u can assume that at low frequencies, the drain gate parasitic capacitance will be open circuit, so u will not see C1 at the output.

But at higher frequencies, the drain gate capacitance will be short circuit, so u will see C1 at the output.

In between, u will find a combination between C1 and gate drain capacitance

Added after 1 minutes:

my assupmtion is based on C1 < Cgd
 

in the circuit,C1>Cgd.but i still want to get the exactly equivalent capicitance at the output of c1.
now at the higher frequency as you said(like :10Mhz),does the C1 still shorted when C1>Cgd?
I think i can take the NMOS as an network about cap-res to caculate the equivalent cap.but i'm confused whether i take the vccs and gds into account.

thx for ur help!
 

thx you, montage and eng_semi.
i'm a beginner of anlog ic design.i still have a little confused about this problem.

the vccs and gds are series with C1 and Cgs.so is the circuit's small signal diagram shown below right?if i get 3 equations from the node A,B,C using KCL and try to resolve it,i found it is very difficult to get the output's resistance VO/IO.can you give me some advise to resolve it?

thx a lot!
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top