Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
both buffer insertion and gate sizing can be used for delay optimization, i think most eda tools can try to resolve delay ploblem when under proper constrains using these two methods. you can google the two key works "buffer insertion" and "gate sizing" for more information. good luck!
If you have STA results this would give you good indication whether to up size or down size cell. It all depends on delays on that path but you must take care that you do not cause skew conditions to other paths!
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.