sivarajm said:1) In schematic level we are using transistors with 4 lead, namely source, drain, gate and bulk, but while we are doing Layout we will consider only three leads namely source, drain and gate. Why we are not considering bulk?
sivarajm said:hi..
You have said for more reliability more number of contact are used.
Can you tell me wer can I get more detail about the point which you have said.
sivarajm said:Thank you for you valuable reply. Its very much useful for me.
Added after 3 hours 23 minutes:
hi..
I am not getting why more number of contacts are needed?
kindly refer the following figure. Its an inverter layout.
In that 1 + 1 (2) contacts are alone for PMOS right?
what is the need for going 3 + 3 (6) contacts? Is der any special reason for more number of contacts?
nschutten said:Just in case it is not 100% clear: multiple contacts are used for two reasons: 1) in analog design the contacts are in parallel, so they effecively lower the series resistance of the via contact 2) in case during manufacturing one via isn't fully contacted, there are "backup" vias. Depending on the sensitivity of the connection to resistance you may decide upon the number of vias; e.g. since a transistor depends on the GS function, it makes sense to use more vias at the source side.
sivarajm said:hi Sandeep
can u tell some more details of ur point.
In schematic level we use to connect the bulk to vdd fr PMOS and to vss for NMOS.
When we designing the Layout we are not considering the bulk connections.
"AdvaRes" said that bulk will not be considered. Is der any spl. reason.
We use cookies and similar technologies for the following purposes:
Do you accept cookies and these technologies?
We use cookies and similar technologies for the following purposes:
Do you accept cookies and these technologies?