in fact in many CMOS processes only one type of BJT is available, e.g. vertical pnp.
Do you mean that you require a triple well process do implement a vertical npn?
Could you not implement a lateral npn in a standard non-triple well process?
- - - Updated - - -
Is my understanding correct here:
In a standard non-triple well CMOS process (no DNW) you can achieve
- lateral npn (no substrate isolation)
- lateral pnp (substrate isolation)
- vertical pnp (no substrate isolation)
In a triple well CMOS process you can achieve
- lateral npn (substrate isolation)
- vertical npn (substrate isolation)
- lateral pnp (substrate isolation)
- vertical pnp (no substrate isolation)
Therefore both npn / pnp based cores can give me substrate isolation?
Is there a preference then with vertical vs lateral?
Thanks,
- - - Updated - - -
I guess all my questions have been answered with this lovely post:
https://www.edaboard.com/threads/58306/
Basically what Im seeing from this is laterals **** and verticals rule!
So in a standard CMOS process I cant make any vertical pnps with substrate isolation
whereas in a triple well process I can only make a vertical npn with substrate isolation.
So if Im looking for substrate isolation, I need a TW process and npn based core!