lijulia
Member level 3
We are try to develop wireless chip for PHS, but seems there is no time slot when switch RX to TX which is about 21MHz, so the locking time for the PLL is very critical, we even don't know 100us is good enough or not.
Anybody can give the suggestion how to design this PLL?
Anybody can give the suggestion how to design this PLL?