suria3
Full Member level 5
- Joined
- Mar 5, 2004
- Messages
- 300
- Helped
- 17
- Reputation
- 34
- Reaction score
- 5
- Trophy points
- 1,298
- Activity points
- 3,029
Hi,
I'm designing a conventional CMOS hysterisis comparator.
I noticed that the hysterisis level is changing according to the input frequency to trigger the output.
For example, at 50kHz sin wave input, the hysterisis level to trigger the output is 10mV, whereby
for 500kHz sin wave input, the hysterisis level to trigger the output shows about 50mV.
Question, is it the hysterisis threshold level to change according to the incoming input signal frequency
or the threshold level SHOULDN'T be changed. I have read on some notes, the hysterisis amount is to
be controlled by varying the ratio of the feedback resistor, but in my case my, the cmos comparator design
is not using the resistor base design architecture.
Thanks
Suria
I'm designing a conventional CMOS hysterisis comparator.
I noticed that the hysterisis level is changing according to the input frequency to trigger the output.
For example, at 50kHz sin wave input, the hysterisis level to trigger the output is 10mV, whereby
for 500kHz sin wave input, the hysterisis level to trigger the output shows about 50mV.
Question, is it the hysterisis threshold level to change according to the incoming input signal frequency
or the threshold level SHOULDN'T be changed. I have read on some notes, the hysterisis amount is to
be controlled by varying the ratio of the feedback resistor, but in my case my, the cmos comparator design
is not using the resistor base design architecture.
Thanks
Suria