Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
If there is no documentation on PDK,
The simple way to choose better capacitor- is to perform parasitic extraction by Calibre/Assura end check extracted netlist for parasitic capacitance.
The obvious answer is for there to be no bulk (SOI on
high resistivity handle). But that fails the penny-per-die
test.
Some RF flows put the MIM cap, or one of them, up high in
the interconnect stack to minimize bottom plate parasitic
capacitance.
If you want zero just for the cap in isolation, you have few
choices. If you want zero parasitics including fringing to
adjacent X/Y/Z interconnect, that becomes none. Then
you have to account for and deal with it.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.