Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] VLSI design project ideas for final year

Status
Not open for further replies.

yaju1984

Newbie level 3
Newbie level 3
Joined
Jun 5, 2010
Messages
4
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
goa
Activity points
1,313
Hi
I am studying Mtech VLSI design, and am in my final year.
I am searching for project topics for my final project.
Can anybody suggest any IEEE projects, or any other project ideas?
I am interested in Digital design, VHDL, Verilog.
Any help will be apreciated.
 

Hi,
You can try with AES which is datapath oriented design or I2C which is a controller oriented design. These are quite simple to work with. Alternatively you can also design an efficient ALU.
 

    yaju1984

    Points: 2
    Helpful Answer Positive Rating
SRAM design and layout??

Involves both VHDL/Verilog and also designing some cells at transistor level.

you can do layout if u r interested.
 

    yaju1984

    Points: 2
    Helpful Answer Positive Rating
Why would SRAM design necessarily involve both VHDL and Verilog?
 

Thanks Guys
I'm Looking into the Ideas You suggested
Any Ideas in Analog Design?
The project should preferrably last for one whole year.
 

how about ADC/DAC design.
if u want a bit more complicated.. PLL.

Good luck.
 

i would suggest to design Intel's 8255, 8237 etc designs .. those are the very basic but includes all complexities one wishes to have ... also, those are protocols you must have studied already, u need not read protocol docs as well ..

all the best ..
 

hi yaju

i think I2C, SRAM design r indeed good ideas..
ask anoop.. he has some material on "SRAM Cells with sleepy transistors"

--- Vicky here! all d best :)
 

hi vicky,

i just started working on SRAM cell.. never came across sleepy transistors... can u briefly tell me wats that? and who is anoop, how do i contact him,?

thanks in adv.
 

Well, as u might be knowing that in today's VLSI design, the sub-threshold current becomes the one of the major factors of the power consumption, especially when u design a memory chip.


Here's some extract I found in one such project report online...

To reduce the leakage power in the SRAM, the power gating method can be applied and a major technique of the power gating is using sleep transistors to control the sub-threshold current.

In this project, dual threshold voltages are adopted; normal SRAM cells have lower threshold voltages and THE higher threshold voltages control the sleep transistors. The size of sleep transistors can be chosen by the worst case current and are applied to every block.



I had a paper on this subject but i think i'd lost it..

Added after 3 minutes:

@ Somu

Hey.. Check this out: https://www.scribd.com/doc/23194047/32K-BIT-SLEEPY-SRAM
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top