Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

problem with load pull simulation

Status
Not open for further replies.

Cluny

Junior Member level 1
Junior Member level 1
Joined
Mar 2, 2009
Messages
17
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,434
load pull simulation

Hello, I'm designing a power amplifier and I tried a Load-Pull-Simulation in Cadence... as it is explained in this application note
http://www.cdnusers.org/community/virtuoso/resources/SpectreRF_PA533AN.pdf

My Question: To obtain the optimum load for maximum output power I have to plot the power contours and look for the "X". Unfortunately it was not explained how I have to match the input of my amplifier. And now I discovered that the contours (the related load impedance) are depending on the input matching. - I'm confused because I thought that the input matching influences the power gain but not the maximum output power (1dB-compression point).

Maybe someone can help me?
 

ads power amplifier load pull simulation

Infact input matching influences available optimum power because of putput impedance is depended on S11 due to S12..
But it should not influence too much..
 

The input matching do influence the power contour. However, this effect is limited.
For MOS FETs, input matching has little effect to the power contour. But for bipolar transistor, input matching has a larger effect compared to that using MOS FETs.
 
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top