Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

who has some suggestions on DFT of multi_core processor ?

Status
Not open for further replies.

lixiangku

Newbie level 2
Newbie level 2
Joined
Sep 13, 2007
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,298
I have no idea about that, someone can give me some advices or paper?
thank you very much!
 

Re: who has some suggestions on DFT of multi_core processo

Hi,
Can you tell me which kind of multi processor, or elaborate the question you asked.
 

You can DFT is as if it was not multicore, or if the two cores don't communicate with each other set a select bit somewhere and test each one seperately...

if you tell us more details, we can help you more..
 

    lixiangku

    Points: 2
    Helpful Answer Positive Rating
Re: who has some suggestions on DFT of multi_core processo

I will do some DFT of multi_core in several months, so now I only want to find some examples to increase my confidences about that.
I want to ask a question: if there r 16cores in a processor chip, and they are the same with each other. And the pin's numbers of the chip is almost equal to the single core chip. Thus,
(1) for every core's MBIST, control singals: how to translate them?
(2) In order to reduce the test time, I hope the 16 cores are best to test simultaneously, but how to input the patterns and output the responses?
(3) what's more, if we will use the 65ns technics, what types of test should I pay more attentions to? at-speed, delay path? is the IDDQ test useful as well?

so, I feel very confused about the project so far. any suggestion of yours will give me some confidences. thanks a lot!!
 

If you have 16 identical core with no interconnections between them that can be wrapped, it is technically feasible to enter the exact same serial scan data in the scan-in inputs and then merge the output signals.

if something goes wrong it will be difficult to tell where is there problem.

Also, you may want to investigate with ATPG pattern compression, a technique in latest Synopsys tools where from a few scan inputs you generate multiple internal scan chains that can help you reduce the time on the tester with minimal overhead in terms of additional logic.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top