Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
while power on the output impedance of the inverter is zero since it is supposed to maintain its voltage value irrespective of the amount of current it sinks or sources.....
what we are talking about is the output impedance of the circuit and output impedance is pictured as being connected in series with the output.... since in our case the circuit output impedance is zero the drop from the output to the circuit to the output that we get is zero, no matter how much current flows..... it doesn't mean the circuits output will be zero...
EDA_81hg,
You might want to consider this way:
If the out put is high, say 3V, and output impedance is zero,
and if you put 1 kohm load, current will be 3mA.
If you put zero ohm load, current will be infinity.
Hope this helps.
S.H.
If I use RC circuit to enlarge the power rising time to the inverter and the input rising time to inverter follows the I/O rising timing set by FPAG without RC power delay.
What is the result?
Some guy said if use this way the inverter can be damaged.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.