snoop835
Advanced Member level 4
- Joined
- Feb 7, 2005
- Messages
- 102
- Helped
- 6
- Reputation
- 12
- Reaction score
- 3
- Trophy points
- 1,298
- Location
- Penang, Malaysia
- Activity points
- 1,371
traceflag verilog
Hi guys,
I am simulating 10bit 50MHz pipelined ADC using HSPICE. To observe the analog output of this ADC, I simply connect the digital bits output to an 10-bits ideal dac. When I observed the output, I get a sinewave representing input voltage with some latency. Also there are glitches at the output of an ideal dac. (I have attached the output file in jpg format).
My questions are:
1) What causes the glitches? Is it because of ideal dac?
2) Is the glitch is an error? Can we neglect it?
cheers
Hi guys,
I am simulating 10bit 50MHz pipelined ADC using HSPICE. To observe the analog output of this ADC, I simply connect the digital bits output to an 10-bits ideal dac. When I observed the output, I get a sinewave representing input voltage with some latency. Also there are glitches at the output of an ideal dac. (I have attached the output file in jpg format).
My questions are:
1) What causes the glitches? Is it because of ideal dac?
2) Is the glitch is an error? Can we neglect it?
cheers