didid
Newbie level 5

I am designing an LNA for neural recording.
I designed the LNA as a current-reused structure and added a cmfb structure.
I used a capacitive feedback structure and connected a pseudo resistor in parallel to the feedback capacitor to set the high-pass frequency.
I ran the DC simulation and checked the DC operating points. The top photo is the PRE-SIMULATION result, and the bottom photo is the POST-SIMULATION result, and you can see that the flowing DC current values are significantly different.
In the case of POST-SIMULATION, the PMOS and NMOS appeared to have current flowing in opposite directions. In addition, the amount of current flowing through core amp is different.
Does anyone know why the post-simulation result is like this?