Tahar
Member level 3
Hi Guys,
My questions are about the design of one stage of (1.5b/stage plpeline A/D converter )
Here are the specifications:
a/ Technology 0.18 um CMOS UMC
b /Supply voltage 1.8 V
c /1.5 bit stage
d /Maximum sampling rate 20 MS/s
e /Differential Input range 1Vppd[/u]
This stage is tradionnaly implemented according to the attached picture.
You see that the main building block of this design are sub-ADC, sub-DAC,gain and sample hold circuit.
Could you suggest me some sub-ADC and sub-DAC, gain and sample hold, structure for the particular requirement of this project (b/) and (d/),
Thank u in advance,
My questions are about the design of one stage of (1.5b/stage plpeline A/D converter )
Here are the specifications:
a/ Technology 0.18 um CMOS UMC
b /Supply voltage 1.8 V
c /1.5 bit stage
d /Maximum sampling rate 20 MS/s
e /Differential Input range 1Vppd[/u]
This stage is tradionnaly implemented according to the attached picture.
You see that the main building block of this design are sub-ADC, sub-DAC,gain and sample hold circuit.
Could you suggest me some sub-ADC and sub-DAC, gain and sample hold, structure for the particular requirement of this project (b/) and (d/),
Thank u in advance,