preethi19
Full Member level 5
Hi i did my layout and cleared all DRC, LVS very properly without any error. My final step was to add pads to the layout design. I have attached an image with two final designs. I was given an example which is on the left to get an idea of how to add pads. The design on the left was fabricated and tested and worked fine. So i just removed the design on the left and added my design as shown in the right. This was wat my colleague suggested. I am getting the errors i have attached in second image.
Could anyone kindly tell me
i) What is CTM layer and why do i need that. I searched online but not much info. Also when i remove this layer i am clearing this error. So in order to clear this error should i just remove all ctm layer. Why is this layer added???
ii) I dont have any pins on a same net with a different name. I checked many times and i also had my LVS passed. All i did now was to take that design and remove the design on the left and just add my design and connect it to the pads.
iii) substrate/well soft connected- I have given VDD, GND connection then still why this error. Pls help!!!
iv)Pad pitch- I am assuming this i just need to check with CMC and if they are fine with the pad pitch i can ignore this error.
Finally below whole blocks of metal3,4,5 and 6 layers on top of one another is used to fill the empty space below the design. Is this really important. And why only metal 3,4,5 and 6... Why not other metal layers like 1 and 2?
Can anyone plssss help!!!! Tried it many times not able to correct these errors. Thank you!!!
Could anyone kindly tell me
i) What is CTM layer and why do i need that. I searched online but not much info. Also when i remove this layer i am clearing this error. So in order to clear this error should i just remove all ctm layer. Why is this layer added???
ii) I dont have any pins on a same net with a different name. I checked many times and i also had my LVS passed. All i did now was to take that design and remove the design on the left and just add my design and connect it to the pads.
iii) substrate/well soft connected- I have given VDD, GND connection then still why this error. Pls help!!!
iv)Pad pitch- I am assuming this i just need to check with CMC and if they are fine with the pad pitch i can ignore this error.
Finally below whole blocks of metal3,4,5 and 6 layers on top of one another is used to fill the empty space below the design. Is this really important. And why only metal 3,4,5 and 6... Why not other metal layers like 1 and 2?
Can anyone plssss help!!!! Tried it many times not able to correct these errors. Thank you!!!