Andy Seager
Newbie level 2
Hi,
This is my first post on this forum, so bear with me!
First some background:
I'm currently studying Electrical and Electronic Engineering and I've been tasked by my company to design a prototype PCIe card for testing PCIe connection functionality on our products. This is part of my final project for the course, which has to be work-based.
I'm not expected to test the high-speed lanes, as that would be far and above the level of my course (pre-degree). However, I'm told that it should be possible to test the power/clocks/etc.
I'm confident that I can test the power lanes, however am less sure about the clocks (REFCLK in particular). I'm planning on using a microcontroller to test the voltages, but I don't reckon that I can measure a 100MHz clock (might be a bit too fast!).
I've hit upon the idea of using a frequency divider along with a phase-lock to step down the frequency to a more readable level and possibly convert that frequency to a readable voltage.
Either that or find a CPLD that I could use to measure it instead, but that's where I hit a wall as I've never dealt with programming CPLDs before (only loaded FW to them).
Basically, I need some guidance as to whether I am heading in the right direction.
Any help would be highly appreciated!
This is my first post on this forum, so bear with me!
First some background:
I'm currently studying Electrical and Electronic Engineering and I've been tasked by my company to design a prototype PCIe card for testing PCIe connection functionality on our products. This is part of my final project for the course, which has to be work-based.
I'm not expected to test the high-speed lanes, as that would be far and above the level of my course (pre-degree). However, I'm told that it should be possible to test the power/clocks/etc.
I'm confident that I can test the power lanes, however am less sure about the clocks (REFCLK in particular). I'm planning on using a microcontroller to test the voltages, but I don't reckon that I can measure a 100MHz clock (might be a bit too fast!).
I've hit upon the idea of using a frequency divider along with a phase-lock to step down the frequency to a more readable level and possibly convert that frequency to a readable voltage.
Either that or find a CPLD that I could use to measure it instead, but that's where I hit a wall as I've never dealt with programming CPLDs before (only loaded FW to them).
Basically, I need some guidance as to whether I am heading in the right direction.
Any help would be highly appreciated!