Follow along with the video below to see how to install our site as a web app on your home screen.
Note: This feature may not be available in some browsers.
What is the best way to make k >1 for FET when designing dual band power amplifier?
What active device do you use?
To be clear - you built the circuit and measured it, and it was oscillating at 850MHz?Ok. The black line shows the measured result and other two colors shows the re-created model. See the spike at 820 MHz.. That's the instability .
Hi BMR
To be clear - you built the circuit and measured it, and it was oscillating at 850MHz?
Given that the K-Factor is near 1 everywhere, and the gain characteristic is smooth across the 850 region, it might indicate the oscillation is from unwanted coupling across your layout, or maybe is part of what you attached to measure. Ground plane common mode routes, screening, etc. There are lots of ways this can happen.
Did you solve this problem?
From my little experience, it reminded me oscillator simulation, where certain length of drain stub made such "spike", wich surprisingly did not moved wen changing gate stub length, but phase around that spike was moving as expected, according to input phase, gate length and s21 phase of FET. But in your case simulation have no spikes, but reality does. I would try: if there any, change decoupling capacitor to other value, changed length of input/output paths.
I would have only very limited time to try and wring the truth out of this one, but Terminator3 is right - for a chance at crowd-sourcing some insights, it would help if you let us know exactly which LDMOS device you are using, some link to S-parameters or model package if not the S2P files themselves, and the circuit stage(s) you are trying to put around it, and what is the application (driver, power amp, etc.)
Also, which simulation package you are trying to apply. Probably you will get hints, indications, and advice of experience that may get you there.