Angelina123
Newbie level 3
Hi everyone,
please i am trying to design the basic PLL charge pump (found in razavi's book, p.565) which consists of two current sources and two switches. The problem i am having is with the biasing of the transistors to behave properly. I have biased the topmost PMOS to act in saturation (as a current source) with a gate voltage, Vg, of 1v and Vs (vdd) of 3v. The 2nd PMOS which is the switch has a Vg of 0v, representing the logic level 0. (i' expecting the switch to be on). I know for it to act as a switch it needs to be in triode, but i'm unable to move it into triode without changing the gate voltage. I was thinking increasing W/L should be able to achieve this, but that is not so in simulation. Please, how do i proceed?
And if i'm going about it totally wrong, then how should i bias the transistors to get the top PMOS and down NMOS acting as current sources and the the other two as switches. Please and please help me.
(i'm new to analog design, so please pardon my ignorance)
please i am trying to design the basic PLL charge pump (found in razavi's book, p.565) which consists of two current sources and two switches. The problem i am having is with the biasing of the transistors to behave properly. I have biased the topmost PMOS to act in saturation (as a current source) with a gate voltage, Vg, of 1v and Vs (vdd) of 3v. The 2nd PMOS which is the switch has a Vg of 0v, representing the logic level 0. (i' expecting the switch to be on). I know for it to act as a switch it needs to be in triode, but i'm unable to move it into triode without changing the gate voltage. I was thinking increasing W/L should be able to achieve this, but that is not so in simulation. Please, how do i proceed?
And if i'm going about it totally wrong, then how should i bias the transistors to get the top PMOS and down NMOS acting as current sources and the the other two as switches. Please and please help me.
(i'm new to analog design, so please pardon my ignorance)