Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
Because Drain and Souce same type semiconductor, substrate is opposite type.
Substrate produce diode with source and drain and we can bloke this diode by Source-Substrate connection else this diode conduct and mos dont work.
We don't try to reverse bias the substrate,body or bulk or channel.But,the junctions at source and drain reverse biased with respect to substrate such their is no loss of current into substrate that is the reason why we connect NMOS to ground and PMOS to vdd.
Same as above, but will try to present differently to get more understanding. For NMOS device, source and drain are n+ type and substrate is p type . There will be certain potential in the source and the drain. However if you connect p type to VDD, and if any of your source or drain is lower than VDD, then you have forward bias diode between source/drain and substrate. The diode will start conducting current which is basically power leakage. Now instead of connecting substrate to VDD , connect it to VSS. The same diode will be reverse bias and prevent current flow.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.