Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Comparator issue in flash ADC

Status
Not open for further replies.

burnsmedia

Newbie level 5
Newbie level 5
Joined
Apr 18, 2008
Messages
9
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,337
Hi.

I haven't any experience in ADC design, but now I have the opportunity to learn it because I'm designing a low power 4 bits flash ADC.

It's well known that the performance of the comparator constrains the performance of the entire ADC.

For the comparator, I'm exploring the posibility of use a comparator without a preamplifier because of the power constrain. I'm using a circuit like this

46_1236992157.jpg


The problem that I see is the strong dependency of the response time of the comparator with the common mode voltage (Vindc) that exhibits a behavior like this.

40_1236992221.jpg


I think all comparators may have different vindc and delays. And it is possible that the lower comparators can't decide when the ADC works at very high speed if vin is small because of its small vindc.
25_1236992623.jpg


What can I do?
Any suggestion.

thanks in advance.
 

I believe you can increase the tail current to decrease the delay (what is your clock frequency?) of the output response or you could latch the output of the comparator with a delayed version of the sampling clock, say 160ps later. If neither is good for you, add a preamplifier or change the comparator topology.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top